阿根廷vs墨西哥竞猜
 library logo
    • login
    view item 
    •   knowledge commons home
    • electronic theses and dissertations
    • electronic theses and dissertations from 2009
    • view item
    •   knowledge commons home
    • electronic theses and dissertations
    • electronic theses and dissertations from 2009
    • view item
    javascript is disabled for your browser. some features of this site may not work without it.
    quick search

    browse

    all of knowledge commonscommunities & collectionsby issue dateauthorstitlessubjectsdisciplineadvisorcommittee memberthis collectionby issue dateauthorstitlessubjectsdisciplineadvisorcommittee member

    my account

    login

    dvs-capable ultra-low-power subthreshold cmos temperature sensor / by gregory toombs.

    thumbnail
    view/open
    toombsg2010m-1b.pdf (2.050mb)
    date
    2010
    author
    toombs, gregory
    metadata
    show full item record
    abstract
    there are many contemporary contexts in which a small, low-power-consumption temperature sensor is very valuable. power, area, speed and temperature range factors are important constraints in modern vlsi design. as transistor dimensions decrease, it is possible to lower the operating voltage of circuits, and dynamic voltage scaling (dvs) has been successfully implemented in several commercial applications to reduce power consumption. power density is increasing, and the resultant temperature issues are being addressed by dvs, considered an efficient dynamic thermal management (dtm) technique. dvs/dtm automation techniques require thermal sensors that operate over a range of supply voltages. therefore, temperature sensor designs such as this one are needed to address these engineering challenges. in this thesis, a dvs-capable ultra-low-power sub threshold temperature sensor in 180 nm cmos technology is proposed. the design is composed of a proportional-to-absolute-temperature (ptat) current generator modified for insensitivity to power supply variation. the design is monolithic; the included reference current generator is a peaking source whose input is fed back from the output of the sensor. the design procedure includes empirical parameter extraction from bsim simulations to yield a transistor model viable for design calculations, and adjustments to biasing and transistor dimensions to minimize power consumption and maintain adequate voltage supply independence and linearity. the design utilizes the exponential characteristics of sub threshold cmos transistors to construct an output current that is a firstorder taylor approximation proportional to the thermal voltage. this is the first time such a design scheme is presented.
    uri
    http://knowledgecommons.lakeheadu.ca/handle/2453/3931
    collections
    • electronic theses and dissertations from 2009 [1612]

    阿根廷vs墨西哥竞猜 library
    contact us | send feedback

     

     


    阿根廷vs墨西哥竞猜 library
    contact us | send feedback